电路简单双打输入频率-Simple Circuit Doub

电路简单双打输入频率-Simple Circuit Doub,第1张

Abstract: A simple circuit consisTIng of a comparator and an exclusive-OR gate is sufficient to double the frequency of a reference signal.

The versaTIle phase-locked loop (PLL) allows mulTIplicaTIon of a reference frequency with an operating frequency that ranges from "DC to daylight." A PLL is overkill for some applications, however, especially if the input frequency needs only to be doubled. For those cases a simpler approach—such as the circuit in Figure 1 — will do the job just as well.

电路简单双打输入频率-Simple Circuit Doub,Figure 1. This circuit doubles the input frequency.,第2张
Figure 1. This circuit doubles the input frequency.

The reference frequency in this circuit drives the input of an exclusive-OR gate (XOR gate U2) as well as the input to a delay circuit. Consisting of R1, C1, and comparator U1, the delay circuit drives the XOR gate's second input. A resistive divider from the power supply establishes a 50% threshold for the delay circuit (2.5V in this case).

Circuit operation is easily illustrated by its response to a discrete pulse. If the input is low for a long time, pin 4 of the XOR gate is low but pin 5 is high, due to signal inversion by the comparator. The XOR output is therefore high. If the pin-4 input is now driven high, the XOR gate responds immediately by driving its output low. But after the delay circuit responds (about 15ns in this case), the XOR output returns high. Thus, a single rising edge on the input causes a single negative pulse at the XOR output. In a similar manner, the system produces a single pulse in response to an input falling edge. The resulting output (Figure 2) doubles an input frequency from 15MHz to 30MHz.

电路简单双打输入频率-Simple Circuit Doub,Figure 2. The Figure 1 circuit doubles a 15MHz input frequency+ to 30MHz.,第3张
Figure 2. The Figure 1 circuit doubles a 15MHz input frequency+ to 30MHz.

A few simple selections configure this circuit for an application. The logic gate must operate from the desired supply voltage and provide adequate speed for the application. The delay components, R1 and C1, are determined by the equation

电路简单双打输入频率-Simple Circuit Doub,Equation 1.,第4张

where fDOUBLE is the desired (doubled) output frequency. At higher frequencies R1 should be in the 1k电路简单双打输入频率-Simple Circuit Doub,第5张 range, but its value can be increased at lower frequencies. The calculated values of R1 and C1 may need adjustment to compensate for propagation delay in the comparator. Choosing a fast comparator (such as the MAX9010) helps to alleviate this concern. For low-level signals the MAX9010 propagation delay is 5ns, but a high level of overdrive in this application makes it faster than 5ns.

The circuit is useful in systems for which a clock frequency is already present, but other circuitry requires a higher frequency. Using a doubler instead of a second clock oscillator prevents the beat frequencies that might otherwise occur.

This design idea appeared in the December 15, 2003 issue of EE Times magazine.

欢迎分享,转载请注明来源:内存溢出

原文地址: http://outofmemory.cn/dianzi/2494863.html

(0)
打赏 微信扫一扫 微信扫一扫 支付宝扫一扫 支付宝扫一扫
上一篇 2022-08-04
下一篇 2022-08-04

发表评论

登录后才能评论

评论列表(0条)

保存