Notes:
- CMS = 0 in the T7270.
- Gate #1 is used to condiTIon the frame sync to meet the TIming requirements of the T7270.
- In the master, no elasTIc stores are enabled; in the slave, both the receive and the transmit side elastic stores are enabled.
- A "loop-timed" application is shown.
- In the master, RCHBLK is programmed to go high during the last channel.
- Timing is shown below:
欢迎分享,转载请注明来源:内存溢出
评论列表(0条)