Notes:
- The PEB2045 is operated in the 4 MHz standard configuraTIon mode.
- Gates #1 and #2 are used to condiTIon the frame sync to meet the timing requirements of the PEB2045.
- Both the transmit and receive elastic stores in the DS2141A, DS2151 are enabled; the DS2143, DS2153 only need the receive side elastic store enabled.
- The DS2141A, DS2151 is set up to output a frame sync at the RSYNC and TSYNC pins while the DS2143, DS2153 is set up to output a frame sync at RSYNC and input a frame sync at TSYNC.
- The DS2141A, DS2143, DS2151 and DS2153 is set up for SYSCLK operation of 2.048 MHz.
- The elastic stores provide controlled slip operation.
- In "looped-timed" applications, close switch 1 and open switch 2.
- In applications that cannot handle controlled slips, close switches 1 and 4 and open switches 2 and 3.
- In DS2151 and DS2153 applications, the line interface block is included onboard the device.
- Timing between the devices is shown below:
欢迎分享,转载请注明来源:内存溢出
评论列表(0条)